- TPS70145PWPR
- 參考價(jià)格:
- 發(fā)布者:凌曄科技
- 查看更多 TPS70145PWPR 供應(yīng)商 獲取更低報(bào)價(jià)
查看此店鋪所有供求信息 聯(lián)系人:陳小姐 電話:13544017528 手機(jī):13544017528 地址:廣東省深圳市福田區(qū)中航路華強(qiáng)廣場C座13L 服務(wù): 價(jià)格: 綜合: 營業(yè)時(shí)間:全年?duì)I業(yè) QQ/微信/Skype: |
詳細(xì)信息
品牌:TI德州
封裝:TSSOP20
批號:18+
數(shù)量*:280000
描述:TPS7A87 - 器件與被比較器件具有相似功能,但并不功能等效。 TPS7A87 is the next-generation version of this device.
TPS70145
TPS701xx family devices are designed to provide a complete power management solution for the TMS320 DSP family, processor power, ASIC, FPGA, and digital applications where dual output voltage regulators are required. Easy programmability of the sequencing function makes the TPS701xx family ideal for any TMS320 DSP applications with power sequencing requirements. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit, manual reset inputs, and an enable function, provide a complete system solution.
The TPS701xx family of voltage regulators offer very low dropout voltage and dual outputs with power-up sequence control, which is designed primarily for DSP applications. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10μF low ESR capacitors.
These devices have fixed 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V, and adjustable/adjustable voltage options. Regulator 1 can support up to 500mA, and regulator 2 can support up to 250mA. Separate voltage inputs allow the designer to configure the source power.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 170mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230μA over the full range of output current). This LDO family also features a sleep mode; applying a high signal to EN (enable) shuts down both regulators, reducing the input current to 1μA at TJ = +25°C.
The device is enabled when the EN pin is connected to a low-level input voltage. The output voltages of the two regulators are sensed at the VSENSE1 and VSENSE2 pins, respectively.
The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is enabled and the SEQ terminal is pulled high or left open, VOUT2 turns on first and VOUT1 remains off until VOUT2 reaches approximately 83% of its regulated output voltage. At that time VOUT1 is turned on. If VOUT2 is pulled below 83% (for example, an overload condition), VOUT1 is turned off. Pulling the SEQ terminal low reverses the power-up order and VOUT1 is turned on first. The SEQ pin is connected to an internal pull-up current source.
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).
The PG1 pin reports the voltage conditions at VOUT1, which can be used to implement an SVS for the circuitry supplied by regulator 1.
The TPS701xx features a RESET (SVS, POR, or Power-On Reset). RESET output initiates a reset in DSP systems and related digital applications in the event of an undervoltage condition. RESET indicates the status of VOUT2 and both manual reset pins (MR1 and MR2). When VOUT2 reaches 95% of its regulated voltage and MR1 and MR2 are in the logic high state, RESET goes to a high impedance state after a 120ms delay. RESET goes to the logic low state when the VOUT2 regulated output voltage is pulled below 95% (for example, an overload condition) of its regulated voltage. To monitor VOUT1, the PG1 output pin can be connected to MR1 or MR2.
The device has an undervoltage lockout (UVLO) circuit that prevents the internal regulators from turning on until VIN1 reaches 2.5V.
產(chǎn)品特性
Dual Output Voltages for Split-Supply Applications
Selectable Power-Up Sequencing for DSP Applications
Output Current Range of 500mA on Regulator 1 and 250mA on Regulator 2
Fast Transient Response
Voltage Options: 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V,
and Dual Adjustable Outputs
Open Drain Power-On Reset with 120ms Delay
Open Drain Power Good for Regulator 1
Ultra Low 190μA (typ) Quiescent Current
1μA Input Current During Standby
Low Noise: 65μVRMS Without Bypass Capacitor
Quick Output Capacitor Discharge Feature
Two Manual Reset Inputs
2% Accuracy Over Load and Temperature
Undervoltage Lockout (UVLO) Feature
20-Pin PowerPAD™ TSSOP Package
Thermal Shutdown Protection
深圳市凌曄科技有限公司
廣東省深圳市福田區(qū)華強(qiáng)廣場C座13L
Tel:13544017528
qq:869030400
E-mail:869030400@qq.com
封裝:TSSOP20
批號:18+
數(shù)量*:280000
描述:TPS7A87 - 器件與被比較器件具有相似功能,但并不功能等效。 TPS7A87 is the next-generation version of this device.
TPS70145
TPS701xx family devices are designed to provide a complete power management solution for the TMS320 DSP family, processor power, ASIC, FPGA, and digital applications where dual output voltage regulators are required. Easy programmability of the sequencing function makes the TPS701xx family ideal for any TMS320 DSP applications with power sequencing requirements. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit, manual reset inputs, and an enable function, provide a complete system solution.
The TPS701xx family of voltage regulators offer very low dropout voltage and dual outputs with power-up sequence control, which is designed primarily for DSP applications. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10μF low ESR capacitors.
These devices have fixed 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V, and adjustable/adjustable voltage options. Regulator 1 can support up to 500mA, and regulator 2 can support up to 250mA. Separate voltage inputs allow the designer to configure the source power.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 170mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230μA over the full range of output current). This LDO family also features a sleep mode; applying a high signal to EN (enable) shuts down both regulators, reducing the input current to 1μA at TJ = +25°C.
The device is enabled when the EN pin is connected to a low-level input voltage. The output voltages of the two regulators are sensed at the VSENSE1 and VSENSE2 pins, respectively.
The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is enabled and the SEQ terminal is pulled high or left open, VOUT2 turns on first and VOUT1 remains off until VOUT2 reaches approximately 83% of its regulated output voltage. At that time VOUT1 is turned on. If VOUT2 is pulled below 83% (for example, an overload condition), VOUT1 is turned off. Pulling the SEQ terminal low reverses the power-up order and VOUT1 is turned on first. The SEQ pin is connected to an internal pull-up current source.
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).
The PG1 pin reports the voltage conditions at VOUT1, which can be used to implement an SVS for the circuitry supplied by regulator 1.
The TPS701xx features a RESET (SVS, POR, or Power-On Reset). RESET output initiates a reset in DSP systems and related digital applications in the event of an undervoltage condition. RESET indicates the status of VOUT2 and both manual reset pins (MR1 and MR2). When VOUT2 reaches 95% of its regulated voltage and MR1 and MR2 are in the logic high state, RESET goes to a high impedance state after a 120ms delay. RESET goes to the logic low state when the VOUT2 regulated output voltage is pulled below 95% (for example, an overload condition) of its regulated voltage. To monitor VOUT1, the PG1 output pin can be connected to MR1 or MR2.
The device has an undervoltage lockout (UVLO) circuit that prevents the internal regulators from turning on until VIN1 reaches 2.5V.
產(chǎn)品特性
Dual Output Voltages for Split-Supply Applications
Selectable Power-Up Sequencing for DSP Applications
Output Current Range of 500mA on Regulator 1 and 250mA on Regulator 2
Fast Transient Response
Voltage Options: 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V,
and Dual Adjustable Outputs
Open Drain Power-On Reset with 120ms Delay
Open Drain Power Good for Regulator 1
Ultra Low 190μA (typ) Quiescent Current
1μA Input Current During Standby
Low Noise: 65μVRMS Without Bypass Capacitor
Quick Output Capacitor Discharge Feature
Two Manual Reset Inputs
2% Accuracy Over Load and Temperature
Undervoltage Lockout (UVLO) Feature
20-Pin PowerPAD™ TSSOP Package
Thermal Shutdown Protection
深圳市凌曄科技有限公司
廣東省深圳市福田區(qū)華強(qiáng)廣場C座13L
Tel:13544017528
qq:869030400
E-mail:869030400@qq.com
法律聲明:本站只提供信息交流平臺,各交易者自己審辨真假,如有損失,本站概不負(fù)責(zé)。
警方提示:網(wǎng)上買、賣商品要謹(jǐn)慎小心,以免上當(dāng)受騙。
警方提示:網(wǎng)上買、賣商品要謹(jǐn)慎小心,以免上當(dāng)受騙。
所有評論
商品評論()
最新評論